基于概率的rtl模塊功耗估算方法_第1頁
已閱讀1頁,還剩11頁未讀, 繼續(xù)免費(fèi)閱讀

下載本文檔

版權(quán)說明:本文檔由用戶提供并上傳,收益歸屬內(nèi)容提供方,若內(nèi)容存在侵權(quán),請進(jìn)行舉報或認(rèn)領(lǐng)

文檔簡介

1、1AfastRTLPowerEstimatfCombinationalCircuit1一種快速的組合電路一種快速的組合電路RTL功耗估算器功耗估算器ZHAOWenqing(趙文慶)CUIMingdong(崔銘棟)TANGPushan(唐璞山)(CADLabElectronicEngineeringDepartmentFudanUniversity200433Shanghai)復(fù)旦大學(xué)電子工程系復(fù)旦大學(xué)電子工程系CAD研究室,研究室,20

2、0433,上海,上海Abstract:VLSIdesignistowardmuchhigherlevelwiththedevelopmentofmodernsynthesistools.Howeverduetothecomputationalcomplexityproblemgatelevelpowerestimatsarebecomingmemeinapplicablefhighlevelmodules.Indertoestimate

3、circuitpowerattheearlydesignstageRTLpoweranalysistoolsareneeded.InthispaperwepresentafastmethodtocalculateRTLcombinationalmodulepower.Oncethepowerlibraryisbuiltwecangivethepowerdissipationofacertainmoduleunderstimulation

4、ofanyinputvect.OurmethodusedTayl’sexpansiontoestablishanequationbasedmodelMonteCarlosimulationisusedflibraryestablishment.TheresultofISCAS85benchmarkshowsthattherelativeerrofourmethodiswithin5%.Keywds:RTLpoweranalysis摘要:

5、摘要:隨著現(xiàn)代綜合工具的發(fā)展,集成電路設(shè)計(jì)越來越趨向于更高的層次。門級的功耗模擬器由于在計(jì)算復(fù)雜度上存在的問題,對于高層次模塊變得愈加不適用。為了設(shè)計(jì)初期能在高層次進(jìn)行功耗估算,我們需要RTL的功耗模擬器。本文提出了一種快速分析組合RTL模塊功耗的方法,經(jīng)過建立模塊功耗庫,可以非??斓挠?jì)算出任意輸入向量驅(qū)動的電路功耗。我們的方法使用泰勒一階近似的公式模型,并在建庫過程中采用MonteCarlo模擬方法。ISCAS85benchmark電

6、路模擬的結(jié)果顯示,該方法的誤差可以在5%以內(nèi)。關(guān)鍵字:關(guān)鍵字:RTL,功耗分析1.IntroductionItistypicallythecasethatareaspeedreliabilityarealwaysgivenmeconcernintraditionalICdesignprocesshowevermuchlargerscalemuchfasterspeedofmodernelectronicsystemshasledtoas

7、eriousofpowerrelatedproblemswhicharereceivingmeconcern.Oftengeneralpurposemacrosdevelopedindependentlybythirdpartyintellectualproperty(IP)providersarereusedeverywhere.Inapowerconstraintdesign(suchasconsumerelectronicdevi

8、ces)thepowerdissipationofhighlevelmodulesarerequiredtobepredictedatearlydesignphase.Thustoolsthatallowdesignertoevaluatepowerbudgetduringvariousdesignphasesareingreatdems.Researchongatelevelpowerestimathasbeenonfquitealo

9、ngtimemanytechniqueshavebeenproposed(paper[1]givesasurvey).Practicaltoolsarealreadyinusenow.Theseestimatscangiveprecisepowerdissipationofacircuitdrivenbycertaininputvects.Howeverduetothenatureofitssimulationprocessgatele

10、velestimatsalwayshavetheslowestspeedmecriticaldisadvantageisthatcircuitlistmustbeknownbefeanysimulationcouldbeperfmedthisgreatlyblockedtheadvanceofhighleveldesigntechnology.DesignersarenolongersatisfiedwithsuchestimatsaR

11、TLestimatwhichwillhelpthemtocrectlyevaluate1ThisresearchissupptedbyNationalHighTechnologyResearchDevelopment863Plan863SOCY33NSFCoversea’syoungscientistjointresearchproject69928402thedoctalprogramfoundationofMinistryofEdu

12、cationofChina2000024628NSFCproject69806004foundationfuniversitykeyteacherbytheMinistryofEducation本文工作受國家863計(jì)劃863-SOC-Y-2-6-1,863-SOC-Y-3-3,國家自然科學(xué)基金海外杰出青年學(xué)者合作研究基金項(xiàng)目69928402,國家自然科學(xué)基金項(xiàng)目69806004,教育部高等學(xué)校博士學(xué)科點(diǎn)專項(xiàng)科研基金2000024628和

13、教育部高等學(xué)校骨干教師資助計(jì)劃資助3powerisasfollows:)1(5.002???miiavgieffdynamicECVPinwhichVisoperatingvoltage,Cieffiseffectivecapacitanceonnodei.,Eiavgistheaveragetransitionprobabilityofnodei.Staticpower4)ismainlydeterminedbycircuitscal

14、eprocesswhichcanbedescribedbyafunctiondirectlyproptionaltothecircuitscale.PracticallyspeakingtheRTLsimulatsproblemsareblackboxproblemsi.e.theinnerstructureofeachmoduleistransparenttousersnomatterthemoduleisahardmodulewhi

15、chcontainslowlevelgatestructureinterconnectioninfmationasoftmodulewhichcontainsonlyVHDLcode.Inthecaseofsoftmodulesthereisnoguaranteethatthefinalimplementationisexactlythesameastheoneinourpowerlibraryfdifferentsynthesisto

16、olswillgeneratedifferentimplementation.Ifwesticktothemoduleinourlibraryerrswillbeinevitable.Ftunately[9]haspointedthatmismatchesinfinalimplementationproducedbytechnologylibrarysynthesistoolstendtohavelimitedvariancealtho

17、ughtheirabsolutevaluecanbesignificant.LibrarybasedonacertaintechnologycanbeeasilymodifiedtoadaptothertechnologiesonlyatechnologyscalingparameterStechisneededtomakethismodification.Technologytuningisperfmedoncefall.Wemana

18、getobuildaninnerstructureirrelevantmodelthismodelusesthesamemethodtohledifferentkindsofRTLmodulefgeneralpurpose.Theonlyinfmationwecangettoevaluateasystemleveldesignismodulelistitsinterconnection.Afterbehaviallevelsimulat

19、iontheinputoutputvectsofeachmoduleareknownsoathoughstudyofvectsisessentialtofinditscontributiontomodulepowerdissipationthiswillbediscussedlaterinthisSection.2.2InputvectpropertyOfteninRTLpoweranalysisaveragesignalprobabi

20、lityPavgaveragesignaltransitiondensityDavgareused[7].Takeacircuitmodulewithminputptsasaexample.FasingleinputptwithinputsV=[v1…vn]vxequalsto01wedefinesignalprobabilityPisignaltransitiondensityDi:)1.(11111defnVVDnVPnjjjinj

21、ji??????????ObviouslyPistheproptionoflogicalhighinnvectcycleswhileDistheproptionofsignaltransitioninn1adjacentvectcycles.ThenPavgDavgaredefinedas:)2.()1(111111defnmVVDmnVPminjjjavgminjjavg??????????????thetwoparametersar

22、enotindependenttheconstraintbetweenthemasfollows:)2(212DPD???StatisticallyPisafunctionofDthegraphofthisfunctionissomethinglikeareversedbellsowefocusonparameterDbelievethattheeffectofPcouldbereflectedindirectly.2.3Erreval

23、uationToevaluatetheaccuracyofourRTLmodelweintroducetwoerrfacts:averagerelativeerrREavgaveragetotalerrTEavg.alsowedefinemaxrelativeerrEmax)3.(11max1111defxExExEMAXExExExETExExExEpREiiipipiipiipiiavgpiiiiavg???????????????

溫馨提示

  • 1. 本站所有資源如無特殊說明,都需要本地電腦安裝OFFICE2007和PDF閱讀器。圖紙軟件為CAD,CAXA,PROE,UG,SolidWorks等.壓縮文件請下載最新的WinRAR軟件解壓。
  • 2. 本站的文檔不包含任何第三方提供的附件圖紙等,如果需要附件,請聯(lián)系上傳者。文件的所有權(quán)益歸上傳用戶所有。
  • 3. 本站RAR壓縮包中若帶圖紙,網(wǎng)頁內(nèi)容里面會有圖紙預(yù)覽,若沒有圖紙預(yù)覽就沒有圖紙。
  • 4. 未經(jīng)權(quán)益所有人同意不得將文件中的內(nèi)容挪作商業(yè)或盈利用途。
  • 5. 眾賞文庫僅提供信息存儲空間,僅對用戶上傳內(nèi)容的表現(xiàn)方式做保護(hù)處理,對用戶上傳分享的文檔內(nèi)容本身不做任何修改或編輯,并不能對任何下載內(nèi)容負(fù)責(zé)。
  • 6. 下載文件中如有侵權(quán)或不適當(dāng)內(nèi)容,請與我們聯(lián)系,我們立即糾正。
  • 7. 本站不保證下載資源的準(zhǔn)確性、安全性和完整性, 同時也不承擔(dān)用戶因使用這些下載資源對自己和他人造成任何形式的傷害或損失。

評論

0/150

提交評論